# Contents

| 2 |
|---|
| 2 |
| 2 |
| 2 |
| 3 |
| 3 |
| 4 |
| 5 |
| 6 |
| 6 |
|   |

# Lab 2

# Description

This VHDL code defines a digital system entity named "top" with configurable parameters and several processes to handle signal manipulation and detection logic. Here is a detailed description of the code.

## **Entity Declaration**

- Entity Name: top
- Generic Parameters:
  - on: A positive integer (default 8), defining the bit-width of the signal x.
  - o m: A positive integer (default 7), used for detection logic.
  - o k: A positive integer (default 3), another parameter (not used in the provided code).

#### Ports:

- o rst, ena, clk: Input signals of type std\_logic.
- o x: An input signal of type std\_logic\_vector with a width of n bits.
- o DetectionCode: An input signal of type integer ranging from 0 to 3.
- o detector: An output signal of type std\_logic.

## **Architecture**

- Architecture Name: arc\_sys
- Internal Signals:
  - o x\_int: A signal to store the input x.
  - o out1\_int, out2\_int: Signals to store previous values of x.
  - o valid\_int: A signal indicating the validity of a detection.
  - o adder\_in: A signal used for addition operations.
  - o sum\_2\_DetCode: A signal to store the sum of out2\_int and adder\_in.

o carry: A signal for the carry-out of the addition.

### **Processes**

## process 1:

**Purpose**: Process 1 is responsible for capturing and storing the current and previous values of the input signal x on the rising edge of the clock (clk), provided that the enable signal (ena) is active. It also handles reset (rst) conditions.

## Signals and Variables:

- x\_int: Captures the input x signal.
- out1\_int, out2\_int: Signals to store previous values of x.
- prev\_x, prev\_prev\_x: Variables used within the process to temporarily hold previous values of x.

#### Behavior:

#### 1. Initialization:

o The signal x\_int is assigned the value of x.

### 2. Sensitivity List:

• The process is sensitive to changes in clk, rst, ena, and x\_int.

#### 3. Reset Condition:

- o If rst is high (rst = '1'):
  - out1 int and out2 int are set to zero (all bits are '0').
  - prev\_x and prev\_prev\_x are also set to zero.

## 4. Clock Edge Detection:

If a rising edge of clk is detected (rising\_edge(clk)):

### ■ Enable Check:

- If ena is high (ena = '1'):
  - prev\_prev\_x is updated with the value of prev\_x.

- prev\_x is updated with the current value of x\_int.
- out2\_int is updated with prev\_prev\_x.
- out1\_int is updated with prev\_x.
- If ena is not high (ena = '0'):
  - out1\_int and out2\_int are set to zero.

### Process 2

**Purpose**: This process is responsible for converting the DetectionCode input, which is an integer ranging from 0 to 3, into a std\_logic\_vector that will be used for addition operations in the system.

#### Behavior:

## • Sensitivity List:

o The process is sensitive to changes in the DetectionCode signal.

## • Operation:

- o It uses a case statement to handle different values of DetectionCode.
- Depending on the value of DetectionCode, it sets the adder\_in signal to a specific std\_logic\_vector value.
  - When DetectionCode = 0, adder\_in is set to a vector with all zeros except the least significant bit (LSB) which is '1'.
  - When DetectionCode = 1, adder\_in is set to a vector with all zeros except the two least significant bits which are "10".
  - When DetectionCode = 2, adder\_in is set to a vector with all zeros except the two least significant bits which are "11".
  - When DetectionCode = 3, adder\_in is set to a vector with all zeros except the three least significant bits which are "100".
  - For any other value, adder\_in is set to a vector of all zeros.

### Process 3

**Purpose**: This process handles the final detection logic based on the valid\_int signal. It counts the number of consecutive cycles where valid\_int is '1' and sets the detector output signal accordingly.

#### Behavior:

- Variables:
  - o counter: An integer variable used to count the number of consecutive valid cycles.
- Sensitivity List:
  - o The process is sensitive to changes in clk and rst.
- Reset Condition:
  - o If rst is high (rst = '1'):
    - detector is set to '0'.
    - counter is reset to 0.
- Clock Edge Detection:
  - o If a rising edge of clk is detected (rising\_edge(clk)):
    - Enable Check:
      - If ena is high (ena = '1'):
        - If valid\_int is '1':
          - Increment the counter by 1.
        - If valid\_int is '0':
          - Reset the counter to 0.
        - Detector Output Logic:
          - If counter is greater than or equal to m:
            - Set detector to '1'.
          - If counter is less than m:
            - Set detector to '0'.

- If ena is not high (ena = '0'):
  - Set detector to '0'.
  - Reset the counter to 0.

### **Reset Condition**

• Resets the detector signal to '0' and the counter to 0 when rst is high.

## **Clock Edge Handling:**

- On the rising edge of clk and if ena is high:
  - o If valid\_int is '1', increment the counter.
  - If valid\_int is '0', reset the counter.
  - o Set detector to '1' if the counter is greater than or equal to m.
  - Set detector to '0' if the counter is less than m.

#### **Enable Check:**

• If ena is not high, reset detector to '0' and the counter to 0.

# **Testing**

#### **Stimulus Processes:**

- 1. Clock Generation (gen\_clk): A process that toggles the clock signal every 50 ns to create a 100 ns period clock.
- 2. **Input Signal Generation** (gen\_x): A process that initializes x to zero and DetectionCode to a variable j. It then updates x in a loop every 100 ns by adding j + 1 to the current value of x.
- 3. **Reset Signal Generation** (gen\_rst): A process that sets the reset signal (rst) high initially and then low after 1500 ns.
- 4. **Enable Signal Generation** (gen\_ena): A process that sets the enable signal (ena) low initially and then high after 2000 ns.

#### **Purpose:**

The testbench simulates the top entity by providing clock, reset, enable, and input signals, and observes the detector output to verify the behavior and functionality of the top entity under various conditions.

This setup helps in verifying that the top entity works correctly by simulating its operation over time and checking the outputs against expected results.



Figure 1 - screenshot of the testbench